<?xml version="1.0" encoding="utf-8"?>
<?xml-stylesheet type="text/xsl" href="style/detail_T.xsl"?>
<bibitem type="K">   <ARLID>0410671</ARLID> <utime>20240103182230.7</utime><mtime>20060210235959.9</mtime>    <ISBN>80-7080-446-7</ISBN>         <title language="eng" primary="1">Pipelined logarithmic 32bit ALU for Celoxica DK1</title>  <publisher> <place>Praha</place> <name>VŠCHT</name> <pub_time>2001</pub_time> </publisher> <specification> <page_count>9 s.</page_count> </specification>   <serial><title>Sborník příspěvků 9.ročníku konference MATLAB 2001</title><part_num/><part_title/><page_num>72-80</page_num><editor><name1>Procházka</name1><name2>A.</name2></editor><editor><name1>Uhlíř</name1><name2>J.</name2></editor></serial>   <author primary="1"> <ARLID>cav_un_auth*0101105</ARLID> <name1>Heřmánek</name1> <name2>Antonín</name2> <institution>UTIA-B</institution>  <fullinstit>Ústav teorie informace a automatizace AV ČR, v. v. i.</fullinstit> </author> <author primary="0"> <ARLID>cav_un_auth*0101120</ARLID> <name1>Kadlec</name1> <name2>Jiří</name2> <institution>UTIA-B</institution> <full_dept>Department of Signal Processing</full_dept>  <fullinstit>Ústav teorie informace a automatizace AV ČR, v. v. i.</fullinstit> </author> <author primary="0"> <ARLID>cav_un_auth*0101159</ARLID> <name1>Matoušek</name1> <name2>Rudolf</name2> <institution>UTIA-B</institution>  <fullinstit>Ústav teorie informace a automatizace AV ČR, v. v. i.</fullinstit> </author> <author primary="0"> <ARLID>cav_un_auth*0101152</ARLID> <name1>Líčko</name1> <name2>Miroslav</name2> <institution>UTIA-B</institution>  <fullinstit>Ústav teorie informace a automatizace AV ČR, v. v. i.</fullinstit> </author> <author primary="0"> <ARLID>cav_un_auth*0101179</ARLID> <name1>Pohl</name1> <name2>Zdeněk</name2> <institution>UTIA-B</institution> <full_dept>Department of Signal Processing</full_dept>  <fullinstit>Ústav teorie informace a automatizace AV ČR, v. v. i.</fullinstit> </author>     <COSATI>09G</COSATI>    <cas_special> <project> <project_id>HSLA 33544</project_id> <agency>ESPRIT</agency> <country>XE</country> </project> <research> <research_id>AV0Z1075907</research_id> </research>  <abstract language="eng" primary="1">This paper presents and compares two possible solution for floating point-like HW, based on a 32bit logarithmic ALU. There are described the implementation, parametres nad the basic use of a non-pipelined ALU. Both Virtex FPGA cores are encapsulated in function like API interface compatible with Handel-C 2.1 and the new DK1 tool from Celoxica.</abstract>  <action target="CST"> <ARLID>cav_un_auth*0212830</ARLID> <name>MATLAB 2001 /9./</name> <place>Praha</place> <country>CZ</country> <dates>11.10.2001</dates>  </action>    <RIV>JC</RIV>   <department>ZS</department>    <permalink>http://hdl.handle.net/11104/0130759</permalink>   <ID_orig>UTIA-B 20010140</ID_orig>     <arlyear>2001</arlyear>       <unknown tag="mrcbU10"> 2001 </unknown> <unknown tag="mrcbU10"> Praha VŠCHT </unknown> <unknown tag="mrcbU12"> 80-7080-446-7 </unknown> <unknown tag="mrcbU63"> Sborník příspěvků 9.ročníku konference MATLAB 2001 72 80 </unknown> <unknown tag="mrcbU67"> Procházka A. 340 </unknown> <unknown tag="mrcbU67"> Uhlíř J. 340 </unknown> </cas_special> </bibitem>