<?xml version="1.0" encoding="utf-8"?>
<?xml-stylesheet type="text/xsl" href="style/detail_T.xsl"?>
<bibitem type="J">   <ARLID>0410837</ARLID> <utime>20240103182242.7</utime><mtime>20060210235959.9</mtime>        <title language="eng" primary="1">Lattice for FPGAs using logarithmic arithmetic</title>  <specification> <page_count>4 s.</page_count> </specification>   <serial><ARLID>cav_un_epca*0256520</ARLID><ISSN>0013-4902</ISSN><title>Electronic Engineering</title><part_num/><part_title/><volume_id>74</volume_id><volume>906 (2002)</volume><page_num>53-56</page_num></serial>    <keyword>lattice Rls algorithm</keyword>   <keyword>FPGA</keyword>   <keyword>logarithmic arithmetic</keyword>    <author primary="1"> <ARLID>cav_un_auth*0101120</ARLID> <name1>Kadlec</name1> <name2>Jiří</name2> <institution>UTIA-B</institution> <full_dept>Department of Signal Processing</full_dept>  <fullinstit>Ústav teorie informace a automatizace AV ČR, v. v. i.</fullinstit> </author> <author primary="0"> <ARLID>cav_un_auth*0101159</ARLID> <name1>Matoušek</name1> <name2>Rudolf</name2> <institution>UTIA-B</institution>  <fullinstit>Ústav teorie informace a automatizace AV ČR, v. v. i.</fullinstit> </author> <author primary="0"> <ARLID>cav_un_auth*0101105</ARLID> <name1>Heřmánek</name1> <name2>Antonín</name2> <institution>UTIA-B</institution>  <fullinstit>Ústav teorie informace a automatizace AV ČR, v. v. i.</fullinstit> </author> <author primary="0"> <ARLID>cav_un_auth*0101152</ARLID> <name1>Líčko</name1> <name2>Miroslav</name2> <institution>UTIA-B</institution>  <fullinstit>Ústav teorie informace a automatizace AV ČR, v. v. i.</fullinstit> </author> <author primary="0"> <ARLID>cav_un_auth*0101213</ARLID> <name1>Tichý</name1> <name2>Milan</name2> <institution>UTIA-B</institution>  <fullinstit>Ústav teorie informace a automatizace AV ČR, v. v. i.</fullinstit> </author>     <COSATI>09G</COSATI> <COSATI>09H</COSATI>    <cas_special> <project> <project_id>33544</project_id> <agency>ESPRIT</agency> <country>XE</country> </project> <research> <research_id>CEZ:AV0Z1075907</research_id> </research>  <abstract language="eng" primary="1">Presented here are implementations of a complete RLS Lattice cores for Virtex. Their computational parallelism and ease of pipelining lead to easy mapping on FPGA. Internally, the computations are based on 32bit or 20bit logarithmic arithmetic (LNS). Compared are the 32bit LNS-SINGLE-ALU and 20bit LNS-QUAD-ALU versions. On Virtex XCV2000E-6, these use 27%, 54% or 40% of slices respectively and run at 50, 35 and 42 MHz on the Celoxica RC1000 board.</abstract>      <RIV>JC</RIV>   <department>ZS</department>    <permalink>http://hdl.handle.net/11104/0130924</permalink>   <ID_orig>UTIA-B 20020051</ID_orig>       <arlyear>2002</arlyear>       <unknown tag="mrcbU63"> cav_un_epca*0256520 Electronic Engineering 0013-4902 Roč. 74 č. 906 2002 53 56 </unknown> </cas_special> </bibitem>