<?xml version="1.0" encoding="utf-8"?>
<?xml-stylesheet type="text/xsl" href="style/detail_T.xsl"?>
<bibitem type="L">   <ARLID>0488001</ARLID> <utime>20240103215801.4</utime><mtime>20180313235959.9</mtime>         <title language="eng" primary="1">Compact Zynq System with SW-defined Floating-Point 8xSIMD EdkDSP Accelerator</title>  <publisher> <pub_time>2018</pub_time> </publisher>    <keyword>SDSoC system level compiler</keyword>   <keyword>embedded C compiler</keyword>   <keyword>HW acceleration</keyword>   <keyword>programmable logic array</keyword>    <author primary="1"> <ARLID>cav_un_auth*0101120</ARLID> <name1>Kadlec</name1> <name2>Jiří</name2> <full_dept language="cz">Zpracování signálů</full_dept> <full_dept language="eng">Department of Signal Processing</full_dept> <department language="cz">ZS</department> <department language="eng">ZS</department> <institution>UTIA-B</institution> <full_dept>Department of Signal Processing</full_dept> <fullinstit>Ústav teorie informace a automatizace AV ČR, v. v. i.</fullinstit> </author> <author primary="0"> <ARLID>cav_un_auth*0101179</ARLID> <name1>Pohl</name1> <name2>Zdeněk</name2> <full_dept language="cz">Zpracování signálů</full_dept> <full_dept>Department of Signal Processing</full_dept> <department language="cz">ZS</department> <department>ZS</department> <institution>UTIA-B</institution> <full_dept>Department of Signal Processing</full_dept> <fullinstit>Ústav teorie informace a automatizace AV ČR, v. v. i.</fullinstit> </author> <author primary="0"> <ARLID>cav_un_auth*0225749</ARLID> <name1>Kohout</name1> <name2>Lukáš</name2> <full_dept language="cz">Zpracování signálů</full_dept> <full_dept>Department of Signal Processing</full_dept> <department language="cz">ZS</department> <department>ZS</department> <institution>UTIA-B</institution> <full_dept>Department of Signal Processing</full_dept> <fullinstit>Ústav teorie informace a automatizace AV ČR, v. v. i.</fullinstit> </author>   <source>  <url>http://sp.utia.cz/index.php?ids=results&amp;id=t20i2m4_productive40</url> </source>        <cas_special> <project> <ARLID>cav_un_auth*0359206</ARLID> <project_id>737459</project_id> <agency>EC</agency> <country>BE</country>  </project>  <abstract language="eng" primary="1">This application note describes design of compact HW system based on Zynq all programmable 28nm chip with two Arm A9 processors and programmable logic area. System is optimised for Ethernet connected computing nodes serving for industrial automation, local data processing and data communication. The documented HW architecture is one of candidates for wider use within the ECSEL Productive 4.0 project for the edge computing node in the Industry 4.0 solutions.</abstract>     <RIV>JC</RIV> <FORD0>20000</FORD0> <FORD1>20200</FORD1> <FORD2>20206</FORD2>    <reportyear>2019</reportyear>       <num_of_auth>3</num_of_auth>   <permalink>http://hdl.handle.net/11104/0282726</permalink>   <confidential>S</confidential>        <arlyear>2018</arlyear>       <unknown tag="mrcbU10"> 2018 </unknown> </cas_special> </bibitem>