| bibtype |
C -
Conference Paper (international conference)
|
| ARLID |
0026139 |
| utime |
20240103181232.1 |
| mtime |
20060120235959.9 |
| title
(primary) (eng) |
Floating point controller as a picoblaze network on a single spartan 3 FPGA |
| specification |
|
| serial |
| title
|
MAPLD 2005 International Conference Proceeding |
| page_num |
1-11 |
| publisher |
| place |
Washington |
| name |
NASA Office of Logic Design |
| year |
2005 |
|
| editor |
|
|
| title
(cze) |
adič pro výpočty v pohyblivé řádové čárce pomocí sítě procesorů v FPGA obvodu Spartan3 |
| keyword |
arithmetics |
| keyword |
bit-exact modeling precision |
| author
(primary) |
| ARLID |
cav_un_auth*0101120 |
| name1 |
Kadlec |
| name2 |
Jiří |
| institution |
UTIA-B |
| full_dept |
Department of Signal Processing |
| fullinstit |
Ústav teorie informace a automatizace AV ČR, v. v. i. |
|
| author
|
| ARLID |
cav_un_auth*0202608 |
| name1 |
Gook |
| name2 |
R. |
| country |
GB |
|
| COSATI |
09G |
| COSATI |
09H |
| cas_special |
| project |
| project_id |
1M0567 |
| agency |
GA MŠk |
| country |
CZ |
| ARLID |
cav_un_auth*0202350 |
|
| project |
| project_id |
1ET400750406 |
| agency |
GA AV ČR |
| country |
CZ |
| ARLID |
cav_un_auth*0001796 |
|
| research |
CEZ:AV0Z10750506 |
| abstract
(eng) |
Embedded control in space and aeronautic applications requires compact, minimal latency, low power solution, with degree of SW/HW reconfigurability. HW redundancy is often required as well. We present flexible single chip architecture, which fulfils these requirements. Paper discrabes effective design methodology enabling bit and cycle accurate HW/SW modeling and debugging, export of bit-exact S-Function models to Matlab/Simulink as well as synthesis to Xilinx FPGAs. |
| abstract
(cze) |
Vestavné řídící aplikace pro kosmické a letecké aplikace vyžadují kompaktnost, minimální latenci, nízkou spotřebu s určitým stupněm SW/HW rekonfigurace. Redundance HW je též často požadovaná. Prezentujeme architekturu flexibilního řešení v rámci jediného čipu která splňuje tyto požadavky. Příspěvek popisuje metodologii pro efektivní návrh umožňující bit-exact a cycle-exact HW/SW modelování a ladění, export bit-exact modelů pomocí S-funkcí do prostředí Matlab/Simulink. |
| action |
| ARLID |
cav_un_auth*0202609 |
| name |
MAPLD 2005 International Conference |
| place |
Washington |
| dates |
07.09.2005-09.09.2005 |
| country |
US |
|
| reportyear |
2006 |
| RIV |
JC |
| permalink |
http://hdl.handle.net/11104/0116432 |
| arlyear |
2005 |
| mrcbU63 |
MAPLD 2005 International Conference Proceeding 1 11 Washington NASA Office of Logic Design 2005 |
| mrcbU67 |
Katz R. B. 340 |
|