bibtype L - Prototype, methodology, f. module, software
ARLID 0339887
utime 20240103193206.1
mtime 20100302235959.9
title (primary) (eng) Reducing Power Measurements of UTIA DSP platform by Cloack-Gating Technique, Report on Experimental Results
publisher
pub_time 2009
keyword Reducing Power
keyword UTIA DSP platform
keyword Cloack-Gating Technique
keyword FPGA
author (primary)
ARLID cav_un_auth*0218430
name1 Kuneš
name2 Michal
full_dept (cz) Zpracování signálů
full_dept (eng) Department of Signal Processing
department (cz) ZS
department (eng) ZS
institution UTIA-B
full_dept Department of Image Processing
fullinstit Ústav teorie informace a automatizace AV ČR, v. v. i.
author
ARLID cav_un_auth*0101105
name1 Heřmánek
name2 Antonín
full_dept (cz) Zpracování signálů
full_dept Department of Signal Processing
department (cz) ZS
department ZS
institution UTIA-B
fullinstit Ústav teorie informace a automatizace AV ČR, v. v. i.
author
ARLID cav_un_auth*0101213
name1 Tichý
name2 Milan
full_dept (cz) Zpracování signálů
full_dept Department of Signal Processing
department (cz) ZS
department ZS
institution UTIA-B
fullinstit Ústav teorie informace a automatizace AV ČR, v. v. i.
cas_special
project
project_id 7H09005
agency GA MŠk
ARLID cav_un_auth*0253180
research CEZ:AV0Z10750506
abstract (eng) With the increasing size and complexity of the today SoC systems,reduction of power consumption has become an important issue and an area of very active research. Clock gating (i.e. switching off the clock input of registers in cycles when they are not used) is one of techniques used in ASIC design to reduce dynamic power. Current FPGA devices contain multiple networks for distribution of clock signal and, in principal, allow for use of the clock gating technique. In this report, we present the results of power consumption measurements on design with and without clock gating technique on so called, which is a master-worker based multiprocessor architecture with MicroBlaze as master and a reprogrammable accelerator as worker. Since the worker may represent significant part of the overall design size, we have implemented the clock gating technique to reduce its power consumption in the IDLE time.
reportyear 2010
RIV BC
permalink http://hdl.handle.net/11104/0183279
arlyear 2009
mrcbU10 2009