bibtype C - Conference Paper (international conference)
ARLID 0376595
utime 20240103200836.0
mtime 20120511235959.9
WOS 000312905700020
SCOPUS 84864357161
DOI 10.1109/DDECS.2012.6219026
title (primary) (eng) The Architecture and the Technology Characterization of an FPGA-based Customizable Application-Specific Vector Processor
specification
page_count 6 s.
media_type P
serial
ARLID cav_un_epca*0376594
ISBN 978-1-4673-1185-4
title Proceedings of the 2012 IEEE 15th International Symposium on Design and Diagnostics of Electronic Circuits and Systems
page_num 62-67
publisher
place Tallinn, ESTONIA
name IEEE
year 2012
editor
name1 Raik, J.
editor
name1 Stopjaková, V.
editor
name1 Jenihhin, M.
editor
name1 Vierhaus, H., T.
editor
name1 Pleskacz, W.
editor
name1 Ubar, R.
keyword custom accelerators
keyword vector processing
keyword FPGA
author (primary)
ARLID cav_un_auth*0261496
name1 Sýkora
name2 Jaroslav
full_dept (cz) Zpracování signálů
full_dept (eng) Department of Signal Processing
department (cz) ZS
department (eng) ZS
institution UTIA-B
fullinstit Ústav teorie informace a automatizace AV ČR, v. v. i.
author
ARLID cav_un_auth*0225749
name1 Kohout
name2 Lukáš
full_dept (cz) Zpracování signálů
full_dept Department of Signal Processing
department (cz) ZS
department ZS
institution UTIA-B
full_dept Department of Signal Processing
fullinstit Ústav teorie informace a automatizace AV ČR, v. v. i.
author
ARLID cav_un_auth*0202591
name1 Bartosinski
name2 Roman
full_dept (cz) Zpracování signálů
full_dept Department of Signal Processing
department (cz) ZS
department ZS
institution UTIA-B
garant G
fullinstit Ústav teorie informace a automatizace AV ČR, v. v. i.
author
ARLID cav_un_auth*0202863
name1 Kafka
name2 Leoš
full_dept (cz) Zpracování signálů
full_dept Department of Signal Processing
department (cz) ZS
department ZS
institution UTIA-B
fullinstit Ústav teorie informace a automatizace AV ČR, v. v. i.
author
ARLID cav_un_auth*0101077
name1 Daněk
name2 Martin
full_dept (cz) Zpracování signálů
full_dept Department of Signal Processing
department (cz) ZS
department ZS
institution UTIA-B
fullinstit Ústav teorie informace a automatizace AV ČR, v. v. i.
author
ARLID cav_un_auth*0233557
name1 Honzík
name2 P.
country CZ
source
url http://library.utia.cas.cz/separaty/2012/ZS/sykora-0376595.pdf
cas_special
project
project_id 7H10001
agency GA MŠk
country CZ
ARLID cav_un_auth*0272880
research CEZ:AV0Z10750506
abstract (eng) The traditional approach to IP core design is to use simulations with test vectors. This is not feasible when dealing with complex function cores such as the Image Segmentation case-study algorithm in this paper. An algorithm developer needs to carry out experiments on large real-world data sets, with fast turn-around times, and in real time to facilitate performance tuning and incremental development. We propose a methodology called Application-Specific Vector Processor (ASVP). The ASVP approach first constructs a programmable architecture customized for a given application, then employs software techniques to develop firmware that implements the algorithm. Our sample implementation that supports the Image Segmentation kernel is capable of 332 MFLOPs, 400 MFLOPs, and 250 MFLOPs per coprocessor core in Virtex 5, Virtex 6 and Spartan 6 technologies, respectively. The core size is roughly 1500 slices, depending on the configuration and technology.
action
ARLID cav_un_auth*0280917
name 2012 IEEE 15th International Symposium on Design and Diagnostics of Electronic Circuits and Systems
place Tallinn
dates 18.04.2012-20.04.2012
country EE
reportyear 2013
RIV JC
num_of_auth 6
mrcbC52 4 A 4a 20231122135035.0
presentation_type PR
permalink http://hdl.handle.net/11104/0208954
arlyear 2012
mrcbTft \nSoubory v repozitáři: sykora-0376595.pdf
mrcbU14 84864357161 SCOPUS
mrcbU34 000312905700020 WOS
mrcbU63 cav_un_epca*0376594 Proceedings of the 2012 IEEE 15th International Symposium on Design and Diagnostics of Electronic Circuits and Systems 978-1-4673-1185-4 62 67 Tallinn, ESTONIA IEEE 2012
mrcbU67 Raik, J. 340
mrcbU67 Stopjaková, V. 340
mrcbU67 Jenihhin, M. 340
mrcbU67 Vierhaus, H., T. 340
mrcbU67 Pleskacz, W. 340
mrcbU67 Ubar, R. 340