bibtype J - Journal Article
ARLID 0410837
utime 20240103182242.7
mtime 20060210235959.9
title (primary) (eng) Lattice for FPGAs using logarithmic arithmetic
specification
page_count 4 s.
serial
ARLID cav_un_epca*0256520
ISSN 0013-4902
title Electronic Engineering
volume_id 74
volume 906 (2002)
page_num 53-56
keyword lattice Rls algorithm
keyword FPGA
keyword logarithmic arithmetic
author (primary)
ARLID cav_un_auth*0101120
name1 Kadlec
name2 Jiří
institution UTIA-B
full_dept Department of Signal Processing
fullinstit Ústav teorie informace a automatizace AV ČR, v. v. i.
author
ARLID cav_un_auth*0101159
name1 Matoušek
name2 Rudolf
institution UTIA-B
fullinstit Ústav teorie informace a automatizace AV ČR, v. v. i.
author
ARLID cav_un_auth*0101105
name1 Heřmánek
name2 Antonín
institution UTIA-B
fullinstit Ústav teorie informace a automatizace AV ČR, v. v. i.
author
ARLID cav_un_auth*0101152
name1 Líčko
name2 Miroslav
institution UTIA-B
fullinstit Ústav teorie informace a automatizace AV ČR, v. v. i.
author
ARLID cav_un_auth*0101213
name1 Tichý
name2 Milan
institution UTIA-B
fullinstit Ústav teorie informace a automatizace AV ČR, v. v. i.
COSATI 09G
COSATI 09H
cas_special
project
project_id 33544
agency ESPRIT
country XE
research CEZ:AV0Z1075907
abstract (eng) Presented here are implementations of a complete RLS Lattice cores for Virtex. Their computational parallelism and ease of pipelining lead to easy mapping on FPGA. Internally, the computations are based on 32bit or 20bit logarithmic arithmetic (LNS). Compared are the 32bit LNS-SINGLE-ALU and 20bit LNS-QUAD-ALU versions. On Virtex XCV2000E-6, these use 27%, 54% or 40% of slices respectively and run at 50, 35 and 42 MHz on the Celoxica RC1000 board.
RIV JC
department ZS
permalink http://hdl.handle.net/11104/0130924
ID_orig UTIA-B 20020051
arlyear 2002
mrcbU63 cav_un_epca*0256520 Electronic Engineering 0013-4902 Roč. 74 č. 906 2002 53 56