bibtype K - Conference Paper (Czech conference)
ARLID 0411197
utime 20240103182309.1
mtime 20060210235959.9
ISBN 80-214-2471-0
title (primary) (eng) Logarithmic number system and floating-point arithmetics an FPGA
publisher
place Brno
name VUT
pub_time 2003
specification
page_count 8 s.
serial
title Počítačové Architektury & Diagnostika PAD 2003
page_num 9-16
editor
name1 Kotásek
name2 Z.
editor
name1 Růžička
name2 R.
editor
name1 Sekanina
name2 L.
keyword LNS arithmetic
keyword floating-point
keyword FPGA
author (primary)
ARLID cav_un_auth*0101179
name1 Pohl
name2 Zdeněk
institution UTIA-B
full_dept Department of Signal Processing
fullinstit Ústav teorie informace a automatizace AV ČR, v. v. i.
COSATI 09G
COSATI 09H
cas_special
project
project_id 33544
agency ESPRIT
country XE
research CEZ:AV0Z1075907
abstract (eng) An introduction to a logarithmic number system (LNS) is presented. Range and procision of this arithmetic is briefly discussed. We show that the LNS arithmetics is suitable for a FPGA implementation. A case study will compare parameters of our LNS arithmetic library to a conventional floating-point arithmetic.
action
ARLID cav_un_auth*0213111
name PAD 2003 Počítačové Architektury & Diagnostika
place Zvíkovské Podhradí
country CZ
dates 24.09.2003-26.09.2003
RIV JC
department ZS
permalink http://hdl.handle.net/11104/0131283
ID_orig UTIA-B 20030184
arlyear 2003
mrcbU10 2003
mrcbU10 Brno VUT
mrcbU12 80-214-2471-0
mrcbU63 Počítačové Architektury & Diagnostika PAD 2003 9 16
mrcbU67 Kotásek Z. 340
mrcbU67 Růžička R. 340
mrcbU67 Sekanina L. 340