| bibtype |
A -
Abstract
|
| ARLID |
0411299 |
| utime |
20240103182316.6 |
| mtime |
20060210235959.9 |
| ISBN |
1-59593-029-9 |
| title
(primary) (eng) |
Dynamic reconfiguration in FPGA-based SoC designs. Abstract |
| publisher |
| place |
Monterey |
| name |
ACM |
| pub_time |
2005 |
|
| specification |
|
| serial |
| title
|
FPGA 2005 - ACM/SIGDA Thirteenth ACM International Symposium on Field-Programmable Gate Arrays |
| page_num |
274 |
| editor |
|
| editor |
|
|
| title
(cze) |
Dynamická rekonfigurace v SoC návrzích založených na FPGA obvodech. Abstrakt |
| keyword |
dynamic reconfiguration |
| keyword |
FPGA |
| keyword |
HW/SW codesign |
| author
(primary) |
| ARLID |
cav_un_auth*0202591 |
| name1 |
Bartosinski |
| name2 |
Roman |
| institution |
UTIA-B |
| fullinstit |
Ústav teorie informace a automatizace AV ČR, v. v. i. |
|
| author
|
| ARLID |
cav_un_auth*0101077 |
| name1 |
Daněk |
| name2 |
Martin |
| institution |
UTIA-B |
| fullinstit |
Ústav teorie informace a automatizace AV ČR, v. v. i. |
|
| author
|
| ARLID |
cav_un_auth*0108102 |
| name1 |
Honzík |
| name2 |
Petr |
| institution |
UTIA-B |
| fullinstit |
Ústav teorie informace a automatizace AV ČR, v. v. i. |
|
| author
|
| ARLID |
cav_un_auth*0101159 |
| name1 |
Matoušek |
| name2 |
Rudolf |
| institution |
UTIA-B |
| fullinstit |
Ústav teorie informace a automatizace AV ČR, v. v. i. |
|
| COSATI |
09G |
| COSATI |
09H |
| cas_special |
| project |
| project_id |
GA102/04/2137 |
| agency |
GA ČR |
| ARLID |
cav_un_auth*0004198 |
|
| project |
| project_id |
IST-2001-34016 |
| agency |
IST FP5 |
| country |
XE |
| ARLID |
cav_un_auth*0200683 |
|
| research |
CEZ:AV0Z10750506 |
| abstract
(eng) |
This paper discusses architectural issues arising from the use of dynamic reconfiguration and shows a possible use of dynamic reconfiguration to extend and accelerate a computation performed in system-on-a-chip designs with microprocessors with fixed instruction sets. Further a sample application is discussed that uses a dynamically reconfigurable FPGA to implement different floating-point calculations in hardware, reconfigured as required by the execution of the user code. |
| abstract
(cze) |
Tento text prezentuje architekturu, která podporuje dynamickou rekonfiguraci. Ukazuje její možnosti využití pro rozšíření a akceleraci výpočtů prováděných na SoC návrzích s mikroprocesory v pevné řádové čárce. Dále jsou rozebrány příklady využití dynamické rekonfigurace pro implementaci různých hardwarových koprocesorů implementující operace v pohyblivé řádové čárce, které se rekonfigurují na žádost uživatele. V závěru jsou porovnány platformy pro dynamickou rekonfiguraci dostupné na trhu. |
| action |
| ARLID |
cav_un_auth*0213166 |
| name |
FPGA 2005 /13./ |
| place |
Monterey |
| country |
US |
| dates |
20.02.2005-22.02.2005 |
|
| RIV |
JC |
| reportyear |
2006 |
| department |
ZS |
| permalink |
http://hdl.handle.net/11104/0131382 |
| ID_orig |
UTIA-B 20050027 |
| arlyear |
2005 |
| mrcbU10 |
2005 |
| mrcbU10 |
Monterey ACM |
| mrcbU12 |
1-59593-029-9 |
| mrcbU63 |
FPGA 2005 - ACM/SIGDA Thirteenth ACM International Symposium on Field-Programmable Gate Arrays 274 |
| mrcbU67 |
Schmidt H. 340 |
| mrcbU67 |
Wilton S. 340 |
|