bibtype L - Prototype, methodology, f. module, software
ARLID 0443453
utime 20240103210011.9
mtime 20150625235959.9
title (primary) (eng) Dynamic Programmable Logic Reconfiguration for Zynq
publisher
pub_time 2015
keyword FPGA
keyword dynamic reconfiguration
keyword programmable logic
author (primary)
ARLID cav_un_auth*0101179
name1 Pohl
name2 Zdeněk
full_dept (cz) Zpracování signálů
full_dept (eng) Department of Signal Processing
department (cz) ZS
department (eng) ZS
institution UTIA-B
full_dept Department of Signal Processing
share 100
fullinstit Ústav teorie informace a automatizace AV ČR, v. v. i.
source
url http://sp.utia.cz/index.php?ids=results&id=plreconf
cas_special
project
project_id 7H14005
agency GA MŠk
country BE
ARLID cav_un_auth*0308433
abstract (eng) The architecture of the Zynq all programmable SoC from Xilinx consists of Dual ARM Cortex-A9 cores with NEON DSP/FPU engine and of programmable logic (PL). This demo shows how the PL can be fully reconfigured without using partial dynamic reconfiguration. This way, at the cost of the longer time needed for reconfiguration of PL we can cover 90% typical applications using dynamic reconfiguration where CPU cores are running while PL adapts. The dynamic reconfiguration demo consists from two bitstreams for PL configuration and one pre-compiled software code. The software application demonstrates the PL reconfiguration. It also allows to control reset and clocks for PL. The precompiled demo prepared for ZC702 SD card can be found in boot_image/sd_card.
reportyear 2016
RIV IN
permalink http://hdl.handle.net/11104/0247495
mrcbC62 1
confidential S
arlyear 2015
mrcbU10 2015