bibtype |
L -
Prototype, methodology, f. module, software
|
ARLID |
0507678 |
utime |
20240103222428.1 |
mtime |
20190819235959.9 |
title
(primary) (eng) |
Design Time and Run Time Resources for Zynq Ultrascale+ TE0808-04-15EG-1EE with SDSoC 2018.2 Support |
publisher |
|
keyword |
system level compiler |
keyword |
HW acceleration |
keyword |
programmable logic array |
author
(primary) |
ARLID |
cav_un_auth*0101120 |
name1 |
Kadlec |
name2 |
Jiří |
full_dept (cz) |
Zpracování signálů |
full_dept (eng) |
Department of Signal Processing |
department (cz) |
ZS |
department (eng) |
ZS |
institution |
UTIA-B |
full_dept |
Department of Signal Processing |
fullinstit |
Ústav teorie informace a automatizace AV ČR, v. v. i. |
|
author
|
ARLID |
cav_un_auth*0101179 |
name1 |
Pohl |
name2 |
Zdeněk |
full_dept (cz) |
Zpracování signálů |
full_dept |
Department of Signal Processing |
department (cz) |
ZS |
department |
ZS |
institution |
UTIA-B |
full_dept |
Department of Signal Processing |
fullinstit |
Ústav teorie informace a automatizace AV ČR, v. v. i. |
|
author
|
ARLID |
cav_un_auth*0225749 |
name1 |
Kohout |
name2 |
Lukáš |
full_dept (cz) |
Zpracování signálů |
full_dept |
Department of Signal Processing |
department (cz) |
ZS |
department |
ZS |
institution |
UTIA-B |
full_dept |
Department of Signal Processing |
fullinstit |
Ústav teorie informace a automatizace AV ČR, v. v. i. |
|
source |
|
cas_special |
project |
ARLID |
cav_un_auth*0374054 |
project_id |
8A18013 |
agency |
GA MŠk |
|
abstract
(eng) |
The functional sample describes FitOptiVis design time and run time resources supporting the Zynq Ultrascale+ board and Xilinx SDSoC 2018.2 system level compiler. The concrete board is Zynq Ultrascale+ TE0808-03-15EG-1EE. It works with large Xilinx XCZU15EG-1FFVC900E device with the quad core Arm A53 64 bit, dual Arm Cortex R5 and programmable logic area on single 16nm chip. The Zynq Ultrascale+ module has the 52 x 76 mm form factor. The Zynq Ultrascale+ board is designed and manufactured by company Trenz Electronic. |
RIV |
JC |
FORD0 |
20000 |
FORD1 |
20200 |
FORD2 |
20206 |
reportyear |
2020 |
num_of_auth |
3 |
inst_support |
RVO:67985556 |
permalink |
http://hdl.handle.net/11104/0298667 |
confidential |
S |
arlyear |
2019 |
mrcbU10 |
2019 |
|